

# pgr\_pg2l\_iol\_serdes Application Guide

(AN04005, V1.1) (25.02.2021)

Shenzhen Pango Microsystems Co., Ltd.

All Rights Reserved. Any infringement will be subject to legal action.



# **Revisions History**

#### **Document Revisions**

| Version | Date of Release | Revisions        |
|---------|-----------------|------------------|
| V1.1    | 25.02.2021      | Initial release. |
|         |                 | 4                |

Application Example for Reference Only

(AN04005, V1.1) 1 / 19



# **About this Manual**

#### **Terms and Abbreviations**

| Terms and Abbreviations | Meaning          |
|-------------------------|------------------|
| DDR                     | Double Data Rate |

Application Example for Reference Only

(AN04005, V1.1) 2 / 19



# **Table of Contents**

| Revisions History                                 | 1   |
|---------------------------------------------------|-----|
| About this Manual                                 | 2   |
| Table of Contents                                 | 3   |
| Tables                                            | 4   |
| Figures                                           | 5   |
| Chapter 1 Overview                                |     |
| 1.1 Introduction                                  | 6   |
| 1.2 Main Functions                                | 6   |
| 1.3 Design Information                            | 7   |
| 1.4 Resource Usage                                | 7   |
| Chapter 2 Function Description                    | 8   |
| 2.1 lock Module Design                            | 9   |
| 2.2 Transmit Module Design                        | 10  |
| 2.3 Receive Module Design  2.4 List of Interfaces | ,11 |
| 2.4 List of Interfaces                            | 11  |
| 2.5 Parameter Definitions                         |     |
| 2.6 Interface Timing                              | 14  |
| Chapter 3 Reference Design                        | 15  |
| 3.1 Reference Function Design                     |     |
| 3.2 Reference Design Interface List               |     |
| 3.3 Reference Design File Directory               | 17  |
| 3.4 Reference Design Simulation                   |     |
| 3.5 Reference Design On-board Verification        | 18  |
| Disclaimer                                        | 10  |



# **Tables**

| Table 1-2 Resource Usage Rate                 |   |
|-----------------------------------------------|---|
| Table 2-1 List of Clock Module Interfaces     | 1 |
| Table 2-2 List of Transmit Module Interfaces  | 1 |
| Table 2-3 Receive Module Interface List       | 1 |
| Table 2-4 Definitions of Top-level Parameters | 1 |
| Table 3-1 Reference Design Interface List     |   |
|                                               |   |
| Table 3-1 Reference Design Interface List     |   |

(AN04005, V1.1) 4/19



# **Figures**

| Figure 2-1 Typical Applications                                          | 8  |
|--------------------------------------------------------------------------|----|
| Figure 2-2 Dual-Edge Application Clock Architecture Block Diagram        | 9  |
| Figure 2-3 Single Data Rate Application Clock Architecture Block Diagram | 9  |
| Figure 2-4 Transmission Function Block Diagram                           | 10 |
| Figure 2-5 Reception Function Block Diagram                              | 11 |
| Figure 2-6 Typical Reset Timing                                          | 14 |
| Figure 2-7 Typical Transmission Timing                                   | 14 |
| Figure 2-8 Typical Receive Timing                                        | 14 |
| Figure 2-9 Typical Bitslip Timing                                        | 14 |
| Figure 3-1 Reference Design Function Block Diagram                       |    |
| Figure 3-2 File Directory                                                |    |
| Figure 3-3 Simulation Waveform                                           | 17 |
| Figure 3-3 Simulation Waveform                                           | 18 |
| Figure 3-5 On-board Verification Waveform                                |    |
| Figure 3-4 Reference Design On-board Environment                         |    |



#### **Chapter 1 Overview**

#### 1.1 Introduction

This document is an application document for FPGA products IOL SERDES (Serialisation and Deserialisation) from Shenzhen Pango Microsystems Co., Ltd. This document mainly introduces the function list, design architecture, interface definition, interface timing, supported devices, and reference designs of IOL SERDES.

IOL SERDES implements IOL serialisation and deserialisation function and can serve as a basic Referen module for applications including LVDS, MIPI, and TMDS.

#### 1.2 Main Functions

The main functions supported include:

- SDR (Single data rate) transmission and reception support serialisation ratios of 3:1, 4:1, 5:1, 6:1, 7:1, and 8:1
- DDR (Double data rate) transmission and reception support serialisation ratios of 4:1, 6:1, 8:1, 10:1, and 14:1.
- Each clock group supports up to 16 pairs of data.
- The input clocks and data channels support independent delay adjustment from 0 to 247 steps with a step value of 10ps.
- The output clocks and data channels support independent delay adjustment from 0 to 127 steps with a step value of 5ps.

(AN04005, V1.1) 6/19



#### 1.3 Design Information

Table 1-1 IOL SERDES Design Information

| IOL SERDES               |                                 |      |  |
|--------------------------|---------------------------------|------|--|
| Supported Devices        | Logos2 family FPGA products     |      |  |
| Supported User Interface | Customize                       |      |  |
| Provided Design Files    |                                 |      |  |
| Design File              | Verilog files                   | 4    |  |
| Reference Designs        | Verilog files                   | 14   |  |
| Simulation File          | Verilog files                   |      |  |
| Constraint File          | fdc file                        | () ' |  |
| Development Tools        | ·                               | 7)   |  |
| Design Tools             | PDS Development Suite           |      |  |
| 0                        | Pango Design Suite 2022.2-sp6.8 |      |  |

### 1.4 Resource Usage

Table 1-2 Resource Usage Rate

| Project Type                                  | Device   | DRM | FF  | LUT | PLL |  |
|-----------------------------------------------|----------|-----|-----|-----|-----|--|
| 5 channels, DDR mode, serialisation ratio 8:1 | PG2L100H | 0   | 182 | 144 | 1   |  |
| 5 channels, SDR mode, serialisation ratio 7:1 | PG2L100H | 0   | 172 | 139 | 2   |  |
|                                               | QJ.      |     |     |     |     |  |
|                                               | OT       |     |     |     |     |  |
| Jic.o.                                        |          |     |     |     |     |  |
| FBB.                                          |          |     |     |     |     |  |
|                                               |          |     |     |     |     |  |

(AN04005, V1.1) 7 / 19



# **Chapter 2 Function Description**

Applications

IOL SERDES includes 2 main modules for deserialisation and serialisation: the pgr\_oser\_phy\_io\_tx module implements the parallel-to-serial conversion of data, while the pgr\_ides\_phy\_io\_rx module implements the serial-to-parallel conversion of data. The typical applications are shown in Figure 1. LVDS data is sent to an LVDS display using the transmit module, and the signal from the LVDS camera is deserialized and received by the receive module for further processing by other modules.



Figure 2-1 Typical Applications

(AN04005, V1.1) 8 / 19



#### 2.1 lock Module Design



Figure 2-2 Dual-Edge Application Clock Architecture Block Diagram



Figure 2-3 Single Data Rate Application Clock Architecture Block Diagram

The pgr\_clk\_rst\_top module mainly provides system clocks and reset signals. For DDR MODE applications, source synchronous clock is used for sampling. For single data rate applications,

(AN04005, V1.1) 9 / 19



pll\_rx generates the corresponding high-speed clock for sampling. The multiplier ratio equals the serialisation ratio.

Note: For double data rate applications, the differential clock should be connected to the clock pin of GMCLK. For both single data rate and double data rate applications, the transmitter needs to utilize the gate function of PLL output.

#### 2.2 Transmit Module Design



Figure 2-4 Transmission Function Block Diagram

The pgr\_oser\_phy\_io\_tx module implements parallel-to-serial conversion of data and supports independent delay adjustment for clock and data channels. Transmitted parallel data undergoes parallel-to-serial conversion through OSERDES and delay adjustment through IODELAY. OUTBUFTDS outputs the serial data in the differential form.

(AN04005, V1.1) 10 / 19



#### 2.3 Receive Module Design



Figure 2-5 Reception Function Block Diagram

The pgr\_ides\_phy\_io\_rx module implements serial-to-parallel conversion of data. Differential data signals are converted to single-ended signals by the INBUFDS unit and passed through the IODELAY unit before entering the ISERDES for serial-to-parallel conversion. The IODELAY of each data channel can be adjusted independently.

#### 2.4 List of Interfaces

Table 2-1 List of Clock Module Interfaces

| Signal Name    | Input / Output | Bit width | Description                                                     |  |  |  |
|----------------|----------------|-----------|-----------------------------------------------------------------|--|--|--|
| Global signals | Global signals |           |                                                                 |  |  |  |
| ref_clk        | Input          | 1         | System clock signal, 50MHz                                      |  |  |  |
| ext_rst_n      | Input          | 1         | System reset signal, active-low                                 |  |  |  |
| rx_clk_p       | Input          | 1         | Differential clock input, p side                                |  |  |  |
| rx_clk_n       | Input          | 1         | Differential clock input, n side                                |  |  |  |
| delay_clk_step | Input          | 8         | Input clock channel delay, 0~247 steps with a stevalue of 10 ps |  |  |  |
| tx_ioclk       | Output         | 1         | High-speed clock of output channel, used for driving OSERDES    |  |  |  |
| tx_ioclk_div   | Output         | 1         | Division clock for the high-speed clock of output channel       |  |  |  |

(AN04005, V1.1) 11 / 19



| Signal Name  | Input / Output | Bit width | Description                                                  |
|--------------|----------------|-----------|--------------------------------------------------------------|
| tx_io_rstn   | Output         | 1         | IOL reset signal of output channel, active-low               |
| tx_rstn      | Output         | 1         | Transmit module logic reset signal, active-low               |
| rx_ioclk     | Output         | 1         | High-speed clock for input channel, used for driving ISERDES |
| rx_ioclk_div | Output         | 1         | Division clock for the high-speed clock of input channel     |
| rx_io_rstn   | Output         | 1         | IOL reset signal of input channel, active-low                |
| rx_rstn      | Output         | 1         | Receive module logic reset signal, active-low                |

Table 2-2 List of Transmit Module Interfaces

| Signal Name     | Input / Output | Bit width              | Description                                                                                                                                                                                                      |  |  |
|-----------------|----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Global signals  |                |                        |                                                                                                                                                                                                                  |  |  |
| tx_ioclk        | Input          | 1                      | High-speed clock of output channel, used for driving OSERDES                                                                                                                                                     |  |  |
| tx_ioclk_div    | Input          | 1                      | Division clock for the high-speed clock of output channel                                                                                                                                                        |  |  |
| clk_enable      | Input          | 1                      | Clock channel data enable signal, active-high                                                                                                                                                                    |  |  |
| tx_io_rstn      | Input          | 1                      | IOL reset signal of output channel, active-low                                                                                                                                                                   |  |  |
| tx_hs c flag    | Input          | 1 55                   | Output clock channel high-speed mode enable, 1: high speed enable, 0: high impedance                                                                                                                             |  |  |
| tx_hs d flag    | Input          | 1                      | Output data channel high-speed mode enable, 1: high speed enable, 0: high impedance                                                                                                                              |  |  |
| delay_data_step | Input          | 8*CHANNEL              | Output channel data delay, independently adjustable for each channel, each channel uses 8 bits. Each channel has a value of 0~127, each step delay is 5ps, and the IODELAY device intrinsic delay is about 0.6ns |  |  |
| delay_clk_step  | Input          | 8                      | Output clock channel delay value, the value is 0~127, and each step delay is 5ps, and the IODELAY device intrinsic delay is about 0.6ns                                                                          |  |  |
| tx_data         | Input          | CHANNEL*DATA_<br>WIDTH | Transmit parallel high-speed data                                                                                                                                                                                |  |  |
| tx_data_p       | Output         | CHANNEL                | High-speed data port of output channel, p side                                                                                                                                                                   |  |  |
| tx_data_n       | Output         | CHANNEL                | High-speed data port of output channel,n side                                                                                                                                                                    |  |  |
| tx_clk_p        | Output         | 1                      | High-speed clock port of output channel,p side                                                                                                                                                                   |  |  |
| tx_clk_n        | Output         | 1                      | High-speed clock port of output channel,n side                                                                                                                                                                   |  |  |

(AN04005, V1.1) 12 / 19



Table 2-3 Receive Module Interface List

| Signal Name     | Input / Output | Bit width              | Description                                                                                                                                                                                                                                                                         |  |  |  |
|-----------------|----------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Global signals  | Global signals |                        |                                                                                                                                                                                                                                                                                     |  |  |  |
| rx_io_rstn      | Input          | 1                      | IOL reset signal of input channel, active-low                                                                                                                                                                                                                                       |  |  |  |
| rx_ioclk        | Input          | 1                      | High-speed clock of input channel                                                                                                                                                                                                                                                   |  |  |  |
| rx_ioclk_div    | Input          | 1                      | Division clock for the high-speed clock of input channel                                                                                                                                                                                                                            |  |  |  |
| delay_data_step | Input          | 8* CHANNEL             | Input channel data delay, independently adjustable for each channel, each channel uses 8 bits. Each channel has a value of 0–247, each step delay is 10ps, and the IODELAY module device intrinsic delay is about 0.6ns                                                             |  |  |  |
| bitslip         | Input          |                        | Used for shifting bits of iserdes to achieve byte alignment. Each bitslip rising edge generates one shift. A high level greater than one rx_ioclk_div clock cycle must be maintained. There should be more than two rx_ioclk_div clock cycles between two valid bitslip operations. |  |  |  |
| rx_data_p       | Input          | CHANNEL                | Input channel high-speed data port, p side                                                                                                                                                                                                                                          |  |  |  |
| rx_data_n       | Input          | CHANNEL                | Input channel high-speed data port, n side                                                                                                                                                                                                                                          |  |  |  |
| rx_data         | Output         | CHANNEL*DATA_<br>WIDTH | Deserialized parallel data                                                                                                                                                                                                                                                          |  |  |  |

#### 2.5 Parameter Definitions

Table 2-4 Definitions of Top-level Parameters

| Parameter    | Description                                                                                |
|--------------|--------------------------------------------------------------------------------------------|
| CIM ON       | Simulation enable: "TRUE" enables simulation, "FALSE" disables simulation;                 |
| SIM_ON       | Default value = "FALSE"                                                                    |
| CHANNEL      | Number of channels, with an optional range of 1–16                                         |
| CHANNEL      | Default value = 5;                                                                         |
| DATA WIDTH   | Data width, which needs to match the actual serialization ratio                            |
| DAIA_WIDIII  | Default value = 8;                                                                         |
|              | Clock division factor, which supports "1", "2", "3", "4", "5", "6", "7", "8", and "BYPASS" |
| DIV_FACTOR   | Needs to match the serialization ratio                                                     |
| 44           | Default value= "4"                                                                         |
|              | OSERDES mode selection for the transmit module, optional                                   |
| OSERDES MODE | "SDR3TO1", "SDR4TO1", "SDR5TO1", "SDR6TO1", "SDR7TO1", "SDR8TO1",                          |
| OSERDES_MODE | "DDR4101","DDR8101","DDR10101"                                                             |
|              | Default value = "DDR8TO1"                                                                  |
| >            | ISERDES Mode signal, optional                                                              |
|              | "SDR1TO3","SDR1TO4","SDR1TO5","SDR1TO6","SDR1TO7","SDR1TO8","DDR1TO4","                    |
| ISERDES_MODE |                                                                                            |
|              | TO6","DDR1TO8","DDR1TO10","DDR1TO14"                                                       |
|              | Default value = "DDR1TO8"                                                                  |

(AN04005, V1.1) 13 / 19



#### 2.6 Interface Timing

The reset timing of the receive module: First release rx\_io\_rstn (ISERDES reset), then release rx\_gate\_rstn (high-speed clock and division clock reset) to ensure all ISERDES work simultaneously. Finally, release rx\_rstn (logic reset). The reset timing for the transmit module is similar.



Figure 2-6 Typical Reset Timing



Figure 2-7 Typical Transmission Timing

|               | 11090               |             |             |        |        |       |       |       |       |       |         |          |       |       |       |       |       |
|---------------|---------------------|-------------|-------------|--------|--------|-------|-------|-------|-------|-------|---------|----------|-------|-------|-------|-------|-------|
| > rx_data_p   | 5'h00               | 5' (5'h1f   | 5'h00 5'h1f | 5'h00  | ,5'h1f | 5'h00 | 5'h1f | 5'h00 | 5'h1f | 5'h00 |         | 5'h1f    | 5'h00 | 5h1f  | 5'h00 | 5'h1f | 5'h00 |
| rx_data_n     | 5'h1f               | 5' (5'h00   | 5'h1f 5'h00 | 5h1f   | 5'h00  | 5'h1f | 5'h00 | 5'h1f | 5'h00 | 5'h1f |         | 5'h00    | 5'h1f | 51h00 | 5'h1f | 5'h00 | 5'h1f |
| > rx_dk_p     | 1'h0                |             |             |        |        |       |       |       |       |       |         |          |       |       |       |       |       |
| rx_dk_n       | 1h1                 |             |             |        |        |       |       |       |       |       |         | $\neg$   |       | ╙     |       |       |       |
| rx_iodk       | 1'h0                |             |             |        |        |       |       |       |       |       |         |          |       |       |       |       |       |
| rx_iodk_div   | 1'h0                |             |             |        |        |       |       |       |       |       |         |          |       |       |       |       |       |
| > rx_data     | 50'h05715c5715c57   | 50'h15c5715 | c5715c      |        |        |       |       |       |       | )50   | 'h2b8ae | 2b8ae2b8 |       |       |       |       |       |
| þ bitslip     | 5'h00               | 5'h1f       |             | )5"h00 |        |       |       |       |       |       |         |          |       |       |       |       |       |
| rx_align_data | 50'h000000000000000 | 50'h0000000 | 000000      |        |        |       |       |       |       |       |         |          |       |       |       |       |       |

Figure 2-8 Typical Receive Timing



Figure 2-9 Typical Bitslip Timing

(AN04005, V1.1) 14 / 19



## **Chapter 3 Reference Design**

#### 3.1 Reference Function Design

To simplify the verification environment for the reference design, PG2L100H is used simultaneously as both the transmitter and receiver, which are connected with an SMA cable. The design function block diagram is shown in Figure 3-1.



Figure 3-1 Reference Design Function Block Diagram

pgr\_clk\_rst\_top module: generates the clock and reset signals required by the system.

pgr\_tx\_data\_gen module, generates parallel high-speed transmission data

pgr\_oser\_phy\_io\_tx module, implements parallel-to-serial data conversion

pgr\_ides\_phy\_io\_rx module, implements serial-to-parallel data conversion

pgr ides bitslip module, implements byte alignment of received data

(AN04005, V1.1) 15 / 19



#### 3.2 Reference Design Interface List

Table 3-1 Reference Design Interface List

| $\alpha$            | Input / Output | Bit width | Description                                                                |
|---------------------|----------------|-----------|----------------------------------------------------------------------------|
| Global signals      |                |           |                                                                            |
| ref_clk             | I              | 1         | System clock signal, 50MHz                                                 |
| ext_rst_n           | I              | 1         | System reset signal, active-low                                            |
| dly_key_n           | I              | 1         | Debug button, reserved                                                     |
| test                | O              | 1         | Reserved                                                                   |
| train_done_led      | O              | 1         | Test signal: A low level indicates alignment of receive bytes, D6 light on |
| High-speed serial i | interfaces     |           |                                                                            |
| tx_data_p           | O              | 5         | Transmitter high-speed data port, p side;                                  |
| tx_data_n           | O              | 5         | Transmitter high-speed data port, n side;                                  |
| tx_clk_p            | О              | 1         | Transmitter high-speed clock port, p side;                                 |
| tx_clk_n            | О              | 1         | Transmitter high-speed clock port, n side;                                 |
| rx_data_p           | I              | 5         | Receiver high-speed data port, p side;                                     |
| rx_data_n           | I              | 5         | Receiver high-speed data port, n side;                                     |
| rx_clk_p            | I              | 1         | Receiver high-speed clock port, p side;                                    |
| rx_clk_n            | I              | 1         | Receiver high-speed clock port, n side;                                    |
|                     |                | 0         |                                                                            |
| APPI                | ation          | Lanne     |                                                                            |

(AN04005, V1.1) 16 / 19



#### 3.3 Reference Design File Directory

```
pgr iol serdes top
                                   // Example simulation test bench
⊢bench
-docs
                                   //Design document
  -ip
                                   // Relevant IP called by the design
   pnr
                                   // Example project directory
      -ipcore
                                   // IP CORE files generated by PDS
       ∟pll tx
                                   // PLL IP CORE used in the example
       └─pll rx
                                   // PLL IP CORE used in the example
     -PG2L100KF01 A1.fdc // Example project constraint reference files
    Hop inserter.fic
                                   // Debug Core debugging files
      -project.pds
                                   //PDS project file
   simulation
                                   // Simulation project directory
    ⊢file list.f
                                   // Design file list
    ⊢sim.bat
                                   // Simulation scripts
    I-sim.tcl
                                   // Simulation TCL scripts
    └─wave.do
                                   // Simulation waveform scripts
   src
                                   // RTL files included in the design example
```

Figure 3-2 File Directory

#### 3.4 Reference Design Simulation

Run the sim.bat script in the reference design file directory, or run the sim.tcl script in the simulation software to start the simulation. The simulation waveform is shown in Figure 3-3.



Figure 3-3 Simulation Waveform

(AN04005, V1.1) 17/19



#### 3.5 Reference Design On-board Verification

The on-board verification environment is shown in Figure 3-4. The PG4I100KF01\_A2 and FMC\_LVDS\_TEST\_A0 boards are used, with 12 pairs of SMA cables connected, and the J35 jumper cap selects 2.5V.



Figure 3-4 Reference Design On-board Environment

Connect the 12V DC power supply, program the bitstream, and use the debugcore tool to capture waveforms. As shown in Figure 3-5, this is an 8:1 serialization and deserialization, with word\_align being high indicating successful verification.

Other serialization ratio verifications can be tested by modifying the top-level parameters. For example, 7:1 applications require modifying DATA\_WIDTH to "7", DIV\_FACTOR to "7", OSERDES\_MODE to "SDR7TO1", ISERDES\_MODE to "SDR1TO7", change pll\_rx output frequency to 7 times the input frequency.



Figure 3-5 On-board Verification Waveform

(AN04005, V1.1) 18 / 19



#### **Disclaimer**

#### **Copyright Notice**

This document is copyrighted by Shenzhen Pango Microsystems Co., Ltd., and all rights are reserved. Without prior written approval, no company or individual may disclose, reproduce, or otherwise make available any part of this document to any third party. Non-compliance will result in the Company initiating legal proceedings.

#### **Disclaimer**

- 1. This document only provides information in stages and may be updated at any time based on the actual situation of the products without further notice. The Company assumes no legal responsibility for any direct or indirect losses caused by improper use of this document.
- 2. This document is provided "as is" without any warranties, including but not limited to warranties of merchantability, fitness for a particular purpose, non-infringement, or any other warranties mentioned in proposals, specifications, or samples. This document does not grant any explicit or implied intellectual property usage license, whether by estoppel or otherwise.
- 3. The Company reserves the right to modify any documents related to its series products at any time without prior notice.
- 4. The information contained in this document is intended to assist users in resolving application-related issues. While we strive for accuracy, we cannot guarantee that the document is entirely free from flaws. Should any functional abnormalities and performance degradation arise due to deviation from the prescribed procedures outlined herein, our company will neither be held liable nor concede that such issues stem from product deficiencies. The solutions presented in this document are just one of the feasible options and cannot cover all application scenarios.
  Consequently, if users encounter functional abnormalities or performance degradation despite adhering to the prescribed procedures outlined herein, we cannot assure that such issues are indicative of product deficiencies.

(AN04005, V1.1) 19 / 19